×

基于AD9850的倍频器设计

消耗积分:0 | 格式:rar | 大小:1534 | 2010-12-11

分享资料个

介绍基于直接数字频率合成器(DDS)AD9850的倍频器设计,倍频倍数N可以在限定范围内自行设置。系统主要模块CPLD/FPGA、DDS(AD9850)和单片机(80C51)之间可以并行通信,具有编程控制简便、接口简单、成本低、易于实现系统小型化等优点。在定时、算法精确的前提下,倍频后的波形平均精度达到10-3。
Abstract:
 The design of frequency multiplier based on AD9850 which is a kind of? DDS’s chip is introduced in this paper,and the frequency multiplier coefficient N can be set in one limited scope. The three major modules—CPLD/FPGA, AD9850 and 80C51 work in the parallel ways.The system has a lot of? advantages—it’s easy to be controlled, and it’s easy to be connected, and it has low cost, and it’s easy to realize the small system,and so on.The average accuracy of the output wave can reach 10-3 when the timer and the arithmetic are accurate.

声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉

评论(0)
发评论

下载排行榜

全部0条评论

快来发表一下你的评论吧 !