通信设计应用
DS2155 Indirect Register Function |
DS26401 Direct Register |
Comments |
Per-Channel Transmit Idle Code | TIDR1 to TIDR24 | |
Per-Channel Receive Idle Code | RIDR1 to RIDR24 | |
Bert Transmit Channel Select | TBCS1 to TBCS4 | |
Transmit Fractional Channel Select | TGCCS1 to TGCCS4 | |
Payload Error Insert Channel Select | Not Supported | |
Transmit Hardware Signaling Channel Select | SSIE1 to SSIE4 | |
Bert Receive Channel Select | RBCS1 to RBCS4 | |
Receive Fractional Channel Select | RGCCS1 to RGCCS4 | |
Receive Signaling Reinsertion Channel Select | RSI1 to RSI4 | |
Receive Signaling All-Ones Insertion Channel Select | RSAOI1 to RSAOI3 | T1 Mode Only |
Condition | DS26401 Data Sheet | Previous Data Sheets |
Loss of In-Bound Signal | RLOS (Receive Loss Of Signal) | RCL (Receive Carrier Loss) |
Loss of Synchronization | RLOF (Receive Loss Of Framing) | RLOS (Receive Loss Of Synchronization) |
In-Bound All Ones | AIS (Alarm Indication Signal) T1 and E1 Modes |
AIS for E1 Mode; Blue Alarm for T1 Mode |
Remote Alarm | RAI (Remote Alarm Indication) T1 and E1 Modes |
RAI for E1 Mode; Yellow Alarm for T1 Mode |
DS2155 | DS26401 | DS2155 Register Description | ||
Address | Name | Address | Name | |
08 | SSIE1 | 118 | SSIE1 | Software Signaling Insertion Enable 1 |
09 | SSIE2 | 119 | SSIE2 | Software Signaling Insertion Enable 2 |
0A | SSIE3 | 120 | SSIE3 | Software Signaling Insertion Enable 3 |
0B | SSIE4 | 121 | SSIE4 | Software Signaling Insertion Enable 4 |
0C | T1RDMR1 | 03C | RDMWE1 | T1 Receive Digital Milliwatt Enable Register 1 |
0D | T1RDMR2 | 03D | RDMWE2 | T1 Receive Digital Milliwatt Enable Register 2 |
0E | T1RDMR3 | 03E | RDMWE3 | T1 Receive Digital Milliwatt Enable Register 3 |
0F | IDR | 0F8 | IDR | Device Identification Register |
38 | RSINFO1 | 098 | RSS1 | Receive Signaling Change of State Information 1 |
39 | RSINFO2 | 099 | RSS2 | Receive Signaling Change of State Information 2 |
3A | RSINFO3 | 09A | RSS3 | Receive Signaling Change of State Information 3 |
3B | RSINFO4 | 09B | RSS4 | Receive Signaling Change of State Information 4 |
3C | RSCSE1 | 0A8 | RSCSE1 | Receive Signaling Change of State Interrupt Enable 1 |
3D | RSCSE2 | 0A9 | RSCSE2 | Receive Signaling Change of State Interrupt Enable 2 |
3E | RSCSE3 | 0AA | RSCSE3 | Receive Signaling Change of State Interrupt Enable 3 |
3F | RSCSE4 | 0AB | RSCSE4 | Receive Signaling Change of State Interrupt Enable 4 |
42 | LCVCR1 | 050 | LCVCR1 | Line Code Violation Count Register 1 |
43 | LCVCR2 | 051 | LCVCR2 | Line Code Violation Count Register 2 |
44 | PCVCR1 | 052 | PCVCR1 | Path Code Violation Count Register 1 |
45 | PCVCR2 | 053 | PCVCR2 | Path Code Violation Count Register 2 |
46 | FOSCR1 | 054 | FOSCR1 | Frames Out-of-Sync Count Register 1 |
47 | FOSCR2 | 055 | FOSCR2 | Frames Out-of-Sync Count Register 2 |
48 | EBCR1 | 056 | EBCR1 | E-Bit Count Register 1 |
49 | EBCR2 | 057 | EBCR2 | E-Bit Count Register 2 |
4B | PCLR1 | 1D0 | PCL1 | Per-Channel Loopback Enable Register 1 |
4C | PCLR2 | 1D1 | PCL2 | Per-Channel Loopback Enable Register 2 |
4D | PCLR3 | 1D2 | PCL3 | Per-Channel Loopback Enable Register 3 |
4E | PCLR4 | 1D3 | PCL4 | Per-Channel Loopback Enable Register 4 |
50 | TS1 | 140 | TS1 | Transmit Signaling Register 1 |
51 | TS2 | 141 | TS2 | Transmit Signaling Register 2 |
52 | TS3 | 142 | TS3 | Transmit Signaling Register 3 |
53 | TS4 | 142 | TS4 | Transmit Signaling Register 4 |
54 | TS5 | 144 | TS5 | Transmit Signaling Register 5 |
55 | TS6 | 145 | TS6 | Transmit Signaling Register 6 |
56 | TS7 | 146 | TS7 | Transmit Signaling Register 7 |
57 | TS8 | 147 | TS8 | Transmit Signaling Register 8 |
58 | TS9 | 148 | TS9 | Transmit Signaling Register 9 |
59 | TS10 | 149 | TS10 | Transmit Signaling Register 10 |
5A | TS11 | 14A | TS11 | Transmit Signaling Register 11 |
5B | TS12 | 14B | TS12 | Transmit Signaling Register 12 |
5C | TS13 | 14C | TS13 | Transmit Signaling Register 13 |
5D | TS14 | 14D | TS14 | Transmit Signaling Register 14 |
5E | TS15 | 14E | TS15 | Transmit Signaling Register 15 |
5F | TS16 | 14F | TS16 | Transmit Signaling Register 16 |
60 | RS1 | 040 | RS1 | Receive Signaling Register 1 |
61 | RS2 | 041 | RS2 | Receive Signaling Register 2 |
62 | RS3 | 042 | RS3 | Receive Signaling Register 3 |
63 | RS4 | 043 | RS4 | Receive Signaling Register 4 |
64 | RS5 | 044 | RS5 | Receive Signaling Register 5 |
65 | RS6 | 045 | RS6 | Receive Signaling Register 6 |
66 | RS7 | 046 | RS7 | Receive Signaling Register 7 |
67 | RS8 | 047 | RS8 | Receive Signaling Register 8 |
68 | RS9 | 048 | RS9 | Receive Signaling Register 9 |
69 | RS10 | 049 | RS10 | Receive Signaling Register 10 |
6A | RS11 | 04A | RS11 | Receive Signaling Register 11 |
6B | RS12 | 04B | RS12 | Receive Signaling Register 12 |
6C | RS13 | 04C | RS13 | Receive Signaling Register 13 |
6D | RS14 | 04D | RS14 | Receive Signaling Register 14 |
6E | RS15 | 04E | RS15 | Receive Signaling Register 15 |
6F | RS16 | 04F | RS16 | Receive Signaling Register 16 |
74 | TDS0SEL | 189 | TDS0SEL | Transmit Channel Monitor Select |
75 | TDS0M | 1BB | TDS0M | Transmit DS0 Monitor Register |
76 | RDS0SEL | 012 | RDS0SEL | Receive Channel Monitor Select |
77 | RDS0M | 060 | RDS0M | Receive DS0 Monitor Register |
80 | TCICE1 | 150 | TCICE1 | Transmit Idle Code Enable Register 1 |
81 | TCICE2 | 151 | TCICE2 | Transmit Idle Code Enable Register 2 |
82 | TCICE3 | 152 | TCICE3 | Transmit Idle Code Enable Register 3 |
83 | TCICE4 | 153 | TCICE4 | Transmit Idle Code Enable Register 4 |
84 | RCICE1 | 0D0 | RCICE1 | Receive Idle Code Enable Register 1 |
85 | RCICE2 | 0D1 | RCICE2 | Receive Idle Code Enable Register 2 |
86 | RCICE3 | 0D2 | RCICE3 | Receive Idle Code Enable Register 3 |
87 | RCICE4 | 0D3 | RCICE4 | Receive Idle Code Enable Register 4 |
88 | RCBR1 | 0C4 | RCBR1 | Receive Channel Blocking Register 1 |
89 | RCBR2 | 0C5 | RCBR2 | Receive Channel Blocking Register 2 |
8A | RCBR3 | 0C6 | RCBR3 | Receive Channel Blocking Register 3 |
8B | RCBR4 | 0C7 | RCBR4 | Receive Channel Blocking Register 4 |
8C | TCBR1 | 1C4 | TCBR1 | Transmit Channel Blocking Register 1 |
8D | TCBR2 | 1C5 | TCBR2 | Transmit Channel Blocking Register 2 |
8E | TCBR3 | 1C6 | TCBR3 | Transmit Channel Blocking Register 3 |
8F | TCBR4 | 1C7 | TCBR4 | Transmit Channel Blocking Register 4 |
B7 | TCD1 | 1AC | TCD1 | Transmit Code Definition Register 1 |
B8 | TCD2 | 1AD | TCD2 | Transmit Code Definition Register 2 |
B9 | RUPCD1 | 0AC | RUPCD1 | Receive Up Code Definition Register 1 |
BA | RUPCD2 | 0AD | RUPCD2 | Receive Up Code Definition Register 2 |
BB | RDNCD1 | 0AE | RDNCD1 | Receive Down Code Definition Register 1 |
BC | RDNCD2 | 0AF | RDNCD2 | Receive Down Code Definition Register 2 |
BE | RSCD1 | 09C | RSPCD1 | Receive Spare Code Definition Register 1 |
BF | RSCD2 | 09D | RSPCD2 | Receive Spare Code Definition Register 2 |
C0 | RFDL | 062 | RFDL | Receive FDL Register |
C1 | TFDL | 162 | TFDL | Transmit FDL Register |
C6 | RSF | 064 | RAF | Receive Align Frame Register |
C7 | RNAF | 065 | RNAF | Receive Nonalign Frame Register |
C8 | RSiAF | 066 | RSiAF | Receive Si Align Frame |
C9 | RSiNAF | 067 | RSiNAF | Receive Si Nonalign Frame |
CA | RRA | 068 | RRA | Receive Remote Alarm Bits |
CB | RSa4 | 069 | RSa4 | Receive Sa4 Bits |
CC | RSa5 | 06A | RSa5 | Receive Sa5 Bits |
CD | RSa6 | 06B | RSa6 | Receive Sa6 Bits |
CE | RSa7 | 06C | RSa7 | Receive Sa7 Bits |
CD | RSa8 | 06D | RSa8 | Receive Sa8 Bits |
D0 | TAF | 164 | TAF | Transmit Align Frame Register |
D1 | TNAF | 165 | TNAF | Transmit Nonalign Frame Register |
D2 | TSiAF | 166 | TSiAF | Transmit Si Align Frame |
D3 | TSiNAF | 167 | TSiNAF | Transmit Si Nonalign Frame |
D4 | TRA | 168 | TRA | Transmit Remote Alarm Bits |
D5 | TSa4 | 169 | TSa4 | Transmit Sa4 Bits |
D6 | TSa5 | 16A | TSa5 | Transmit Sa5 Bits |
D7 | TSa6 | 16B | TSa6 | Transmit Sa6 Bits |
D8 | TSa7 | 16C | TSa7 | Transmit Sa7 Bits |
D9 | TSa8 | 16D | TSa8 | Transmit Sa8 Bits |
DA | TSACR | 114 | TSACR | Transmit Sa Bit Control Register |
DS2155 | DS26401 BIT LOCATION; 2155 BIT = 26401 REG. BIT | COMMENTS | ||
ADDRESS | NAME | FUNCTION | ||
00 | MSTRREG | Master Mode Register | 0 = RMMR.1 & TMMR.1 1 = RMMR.0 & TMMR.0 2 = 3 = 4 = 5 = 6 = 7 = |
|
01 | IOCR1 | I/O Configuration Register 1 | 0 = TCR3.7 1 = TIOCR.2 2 = TIOCR.0 3 = TIOCR.1 4 = RIOCR.2 5 = RIOCR.0 6 = RIOCR.1 7 = RIOCR.3 |
|
02 | IOCR2 | I/O Configuration Register 2 | 0 = RIOCR.4 1 = TIOCR.4 2 = RIOCR.5 3 = TIOCR.5 4 = TIOCR.4 5 = RIOCR.6 6 = TIOCR.7 7 = RIOCR.7 |
|
03 | T1RCR1 | T1 Receive Control Register 1 | 0 = RCR1.0 1 = RCR1.1 2 = RCR1.7 3 = RCR1.3 4 = RCR2.2 5 = RCR2.3 6 = RCR1.4 7 = |
|
04 | T1RCR2 | T1 Receive Control Register 2 | 0 = RCR2.0 1 = RCR1.2 2 = NS * 3 = NS ** 4 = RCR2.4 5 = RCR1.6 6 = RCR1.5 7 = |
* ZBTSI not supported in the DS26401 ** Information available in the HDLC section |
05 | T1TCR1 | T1 Transmit Control Register 1 | 0 = TCR1.0 1 = TCR1.1 2 = TCR2.7 3 = TCR1.3 4 = TCR1.4 5 = TCR1.5 6 = TCR1.6 7 = TCR1.7 |
|
06 | T1TCR2 | T1 Transmit Control Register 2 | 0 = TCR2.0 1 = NS * 2 = TCR2.2 3 = TCR2.3 4 = TCR2.4 5 = NS ** 6 = TCR2.6 7 = TCR1.2 |
* ZBTSI not supported in the DS26401 Information available in the HDLC section |
07 | T1CCR1 | T1 Common Control Register 1 | 0 = TCR3.0 1 = TCR2.1 2 = TCR3.2 3 = TCR4.2 4 = TCR4.3 5 = 6 = 7 = |
|
10 | INFO1 | Information Register 1 | 0 = RLS2.0 * 1 = RLS2.1 * 2 = RLS2.2 * 3 = RLS2.3 * 4 = RLS2.4 * 5 = RLS2.5 * 6 = TLS1.3 * 7 = RLS2.7 * |
* T1 Mode Only |
11 | INFO2 | Information Register 2 | 0 = NS * 1 = NS * 2 = NS * 3 = NS * 4 = NS * 5 = NS * 6 = NS ** 7 = BER.0 *** |
* LIU functions are not supported ** Specific BOC function not supported *** Information available in BERT section |
12 | INFO3 | Information Register 3 | 0 = RLS2.5 * 1 = RLS2.4 * 2 = RLS2.6 * 3 = 4 = 5 = 6 = 7 = |
* E1 Mode Only |
13 | UNUSED | |||
14 | IIR1 | Interrupt Information Register 1 | Contact RIIR and TIIR DS26401 registers | |
15 | IIR2 | Interrupt Information Register 2 | Contact RIIR and TIIR DS26401 registers | |
16 | SR1 | Status Register 1 | 0 = NS * 1 = NS * 2 = NS * 3 = NS * 4 = NS * 5 = RLS4.3 6 = RLS4.1 7 = NS * |
* LIU functions are not supported |
17 | IMR1 | Interrupt Mask Register 1 | 0 = NS * 1 = NS * 2 = NS * 3 = NS * 4 = NS * 5 = RIM4.3 6 = RIM4.1 7 = NS * |
* LIU functions are not supported |
18 | SR2 | Status Register 2 | 0 = RLS1.0 * 1 = RLS1.1 ** 2 = RLS1.2 3 = RLS1.3 *** 4 = RLS1.4 5 = RLS1.5 6 = RLS1.6 7 = RLS1.7 *** |
* The DS2155 data sheet used the acronym RLOS (Receive Loss of Synchronization) to refer to RLOF (Receive Loss of Frame) ** The DS2155 data sheet used the acronym RCL (Receive Carrier Loss) to refer to RLOS (Receive Loss of Signal) *** T1 Mode Only |
19 | IMR2 | Interrupt Mask Register 2 | 0 = RIM1.0 1 = RIM1.1 2 = RIM1.2 3 = RIM1.3 4 = RIM1.4 5 = RIM1.5 6 = RIM1.6 7 = RIM1.7 |
|
1A | SR3 | Status Register 3 | 0 = RLS1.3 * 1 = RLS3.0 ** 2 = RLS3.1 ** 3 = RLS3.3 ** 4 = TLS1.0 ** 5 = RLS3.0 ** 6 = RLS3.1 ** 7 = RLS3.2 ** |
* E1 Mode Only ** The DS26401 uses separate interrupt clear bits, while the DS2155 uses a double polled interrupt bit DS26401 interrupt and clear bits |
| ||||
1B | IMR3 | Interrupt Mask Register 3 | 0 = RIM1.0 1 = RIM3.1 2 = RIM3.2 3 = RIM3.3 4 = RIM1.4 5 = RIM3.5 6 = RIM3.6 7 = RIM3.7 |
|
1C | SR4 | Status Register 4 | 0 = RLS2.0 1 = RLS2.1 2 = RLS4.0 3 = TLS1.3 4 = TLS1.2 5 = RLS2.2 6 = RLS2.3 7 = RLS7.4 |
|
1D | IMR4 | Interrupt Mask Register 4 | 0 = RIM2.0 1 = RIM2.1 2 = RIM4.0 3 = TIM1.3 4 = TIM1.1 5 = RIM2.2 6 = RIM2.3 7 = RIM7.4 |
|
1E | SR5 | Status Register 5 | 0 = RLS4.5 1 = RLS4.6 2 = RLS4.7 3 = TLS1.5 4 = TLS1.6 5 = TLS1.7 6 = 7 = |
|
1D | IMR5 | Interrupt Mask Register 5 | 0 = RIM2.0 1 = RIM2.1 2 = RIM4.0 3 = TIM1.3 4 = TIM1.2 5 = RIM2.2 6 = 7 = |
|
20 | SR6 | Status Register 6 | Information available in HDLC section | |
21 | IMR6 | Interrupt Mask Register 6 | Information available in HDLC section | |
22 | SR7 | Status Register 7 | Information available in HDLC section | |
23 | IMR7 | Interrupt Mask Register 7 | Information available in HDLC section | |
24 | SR8 | Status Register 8 | 0 = RLS7.0 1 = NS * 2 = TLS2.4 3 = RLS7.2 4 = NS * 5 = RLS7.1 6 = 7 = |
|
25 | IMR8 | Interrupt Mask Register 8 | 0 = RIM7.0 1 = 2 = TIM2.4 3 = RIM7.2 4 = TIM1.2 5 = RIM7.1 6 = 7 = |
|
26 | SR9 | Status Register 9 | Information available in BERT section | |
27 | IMR9 | Interrupt Mask Register 9 | Information available in BERT section | |
28 | PCPR | Per-Channel Pointer Register | Information is in Indirect Register section | |
29 | PCDR1 | Per-Channel Data Register 1 | Information is in Indirect Register section | |
2A | PCDR2 | Per-Channel Data Register 2 | Information is in Indirect Register section | |
2B | PCDR3 | Per-Channel Data Register 3 | Information is in Indirect Register section | |
2C | PCDR4 | Per-Channel Data Register 4 | Information is in Indirect Register section | |
2D | INFO4 | Information Register 4 | Information available in HDLC section | |
2E | INFO5 | Information Register 5 | Information available in HDLC section | |
2F | INFO6 | Information Register 6 | Information available in HDLC section | |
30 | INFO7 | Information Register 7 | 0 = RRTS7.2 1 = RRTS7.1 2 = RRTS7.0 3 = RRTS7.3 4 = RRTS7.4 5 = RRTS7.5 6 = RRTS7.6 7 = RRTS7.7 |
|
31 | H1RC | HDLC #1 Receive Control | Information available in HDLC section | |
32 | H2RC | HDLC #2 Receive Control | Unsupported function in the DS26401 | |
33 | E1RCR1 | E1 Receive Control Register 1 | 0 = RCR1.0 1 = RCR1.1 2 = RCR1.2 3 = RCR1.3 4 = RCR1.4 5 = RCR1.6 6 = RCR1.5 7 = RCR3.5 |
|
34 | E1RCR2 | E1 Receive Control Register 2 | 0 = RCR2.0 1 = 2 = NS * 3 = NS * 4 = NS * 5 = NS * 6 = NS * 7 = NS * |
* The RLINK and RLCLK functions are not supported on the DS26401 |
35 | E1RCR1 | E1 Transmit Control Register 1 | 0 = TCR1.0 1 = TCR1.5 2 = TCR1.2 3 = TCR1.3 4 = TCR1.4 5 = TCR1.1 6 = TCR1.6 7 = TCR1.7 |
|
36 | E1TCR2 | E1 Transmit Control Register 2 | 0 = TCR2.5 1 = TCR2.6 2 = TCR2.7 3 = NS * 4 = NS * 5 = NS * 6 = NS * 7 = NS * | * The TLINK and TLCLK functions are not supported on the DS26401 |
37 | BOCC | BOC Control Register | 0 = THC2.6 1 = RBOCC.1 2 = RBOCC.2 3 = RBOCC.7 4 = NS * 5 = 6 = 7 = | * The DS26401 has a dedicated receieve BOC message register |
40 | SIGCR | Signaling Control Register | 0 = RFSA1.4 * 1 = 2 = 3 = RSIGC.2 4 = RSIGC.1 5 = 6 = 7 = NS ** | * The DS26401 forces signaling to all ones on a per channel basis using the RSAOI1 - RSAOI4 registers ** THe DS26401 selects signaling re-insertion on a per channel basis using the SRI1 - SRI4 registers |
41 | ERCNT | Error Count Configuration Register | 0 = ERCNT.0 * 1 = ERCNT.1 2 = ERCNT.2 3 = ERCNT.0 4 = ERCNT.3 5 = ERCNT.4 6 = ERCNT.5 7 = - | * T1 Mode ** E1 Mode |
4A | LBCR | Loopback Control Register | 0 = RCR3.0 1 = RCR3.1 2 = RCR3.2 3 = NS * 4 = NS * 5 = - 6 = - 7 = - | * LIU functions are not supported |
4F | ESCR | Elastic Store Control Register | 0 = RESCR.0 1 = RESCR.1 2 = RESCR.2 3 = RESCR.3 4 = TESCR.0 5 = TESCR.1 6 = TESCR.2 7 = TESCR.3 | |
70 | CCR1 | Common Control Register 1 | 0 = TCR3.3 1 = TCR3.4 2 = TCR3.5 3 = NS * 4 = TCR3.6 5 = RSIGC.0 6 = TCR3.0 7 = NS * | * The DS26401 does not use Indirect Registers ** LIU functions are not supported |
71 | CCR2 | Common Control Register 2 | 0 = NS * 1 = GCR2.4 2 = GCR2.5 3 = 4 = 5 = 6 = 7 = | |
72 | CCR3 | Common Control Register 3 | 0 = RESCR.6 1 = RESCR.7 2 = TESCR.6 3 = TESCR.7 4 = 5 = 6 = GCR1.0 7 = NS * | * Unsupported function in the DS26401 |
73 | CCR4 | Common Control Register 4 | 0 = NS * 1 = NS * 2 = NS * 3 = NS * 4 = NS ** 5 = NS ** 6 = NS ** 7 = NS ** | * The DS26401 does not have user definable output pins ** LIU functions are not supported |
78 | LIC1 | Line Interface Control 1 | Unsupported function in the DS26401 | |
79 | LIC2 | Line Interface Control 2 | Unsupported function in the DS26401 | |
7A | LIC3 | Line Interface Control 3 | Unsupported function in the DS26401 | |
7B | LIC4 | Line Interface Control 4 | Unsupported function in the DS26401 | |
7C | UNUSED | |||
7D | TLBC | Transmit Line Build-Out Control | Unsupported function in the DS26401 | |
7E | IAAR | Idle Array Address Register | The DS26401 does not use Direct Registers | |
7F | PCICR | Per-Channel Idle Code Value Register | The DS26401 does not use Direct Registers | |
90-9F | HDLC1 | HDLC #1 Functions Registers | Information available in HDLC section | |
A0-AF | HDLC2 | HDLC#2 Functions Registers | Unsupported function in the DS26401 | |
B0 | ESIBCR1 | Extended System Information Bus Control Register 1 | Unsupported function in the DS26401 | |
B1 | ESIBCR2 | Extended System Information Bus Control Register 2 | Unsupported function in the DS26401 | |
B2 | ESIB1 | Extended System Information Bus Register 1 | Unsupported function in the DS26401 | |
B3 | ESIB2 | Extended System Information Bus Control Register 1 | Unsupported function in the DS26401 | |
B4 | ESIB3 | Extended System Information Bus Register 3 | Unsupported function in the DS26401 | |
B5 | ESIB4 | Extended System Information Bus Register 4 | Unsupported function in the DS26401 | |
B6 | IBCC | In-Band Code Control Register | 0 = RIBCC.0 1 = RIBCC.1 2 = RIBCC.2 3 = RIBCC.3 4 = RIBCC.4 5 = RIBCC.5 6 = TCR4.0 7 = TCR4.1 |
|
BD | RSCC | In-Band Receive Spare Control Register | 0 = RSCC.0 1 = RSCC.1 2 = RSCC.2 3 = 4 = 5 = 6 = 7 = |
|
C2 | RFDLM1 | Receive FDL Match Register 1 | Unsupported Function in the DS26401 | |
C3 | RFDLM2 | Receive FDL Match Register 2 | Unsupported Function in the DS26401 | |
C4 | Unused | Unused | ||
C5 | IBOC | Interleave Bus Operation Control Register | The DS26401 Interleave Bus Operation function has separate receive and transmit control registers | |
| ||||
DB-E1 | BERT | BERT Functions Registers | Information available in BERT section | |
E2 | Unused | Unused | ||
E3-EF | BERT | BERT Functions Registers | Information available in BERT section | |
F0-FF | TEST | Test Register | Unsupported function in the DS26401 |
FUNCTION | DS2155 | DS26401 |
Number of Controllers | 2 | 1 |
FIFO Size | 128 bytes | 64 bytes |
Channel Assignment | Any combination of channels; Facilities Data Link bit stream; Any combination of Sa bits |
Any single DS0; Facilities Data Link bit stream; Any combination of Sa bits |
SS7 Support | Yes | No |
DS2155 | DS26401 BIT LOCATION; 2155 BIT = 26401 REG. BIT |
COMMENTS | ||
ADDRESS | NAME | FUNCTION | ||
31 | H1RC | HDLC #1 Receive Control | 0 = NS * 1 = 2 = 3 = 4 = 5 = 6 = RHC1.5 7 = RHC1.6 |
* The DS26401 does not have support for Signaling System 7 (SS7) |
32 | H2RC | HDLC #2 Receive Control | Unsupported function in the DS26401 | |
90 | H2RC | HDLC #2 Receive Control | 0 = THC1.0 1 = THC1.1 2 = THC1.2 3 = THC1.3 4 = THC1.4 5 = THC1.5 6 = THC1.6 7 = THC1.7 |
|
91 | H1FC | HDLC #1 FIFO Control | 0 = RHFC.0 1 = RHFC.1 2 = NS * 3 = THFC.0 4 = THFC.1 5 = NS * 6 = 7 = |
* The HDLC FIFO is only 64 bytes deep on the DS26401 |
92 | H1RCS1 | HDLC #1 Receive Channel Select 1 | The DS26401 uses the RHC register to select the channel to receive HDLC data The DS26401 can only receive HDLC data in a single DSO channel | |
93 | H1RCS2 | HDLC #2 Receive Channel Select 2 | ||
94 | H1RCS3 | HDLC #2 Receive Channel Select 3 | ||
95 | H1RCS4 | HDLC #2 Receive Channel Select 4 | ||
96 | H1RTSBS | HDLC #1 Receive Time Slot Bits/Sa Bits Select | ||
97 | H1TCS1 | HDLC #1 Transmit Channel Select 1 | The DS26401 uses the THC2 register to select the channel to transmit HDLC data The DS26401 can only transmit HDLC data in a single DSO channel | |
98 | H1TCS2 | HDLC #1 Transmit Channel Select 2 | ||
99 | H1TCS3 | HDLC #1 Transmit Channel Select 3 | ||
9A | H1TCS4 | HDLC #1 Transmit Channel Select 4 | ||
9B | H1TTSBS | HDLC #1 Transmit Time Slot Bits/Sa Bits Select | ||
9C | H1RPBA | HDLC #1 Receive Packet Bytes Available | 0B5 RHPBA |
|
9D | H1TF | HDLC #1 Transmit FIFO | 1B4 THF |
|
9E | H1RF | HDLC #1 Receive FIFO | 0B6 RHF |
|
9F | H1TFBA | HDLC #1 Transmit FIFO Buffer Available | 1B3 TFBA |
|
A0 | H2TC | HDLC #2 Transmit Control | Unsupported function in the DS26401 | |
A1 | H2FC | HDLC #2 FIFO Control | Unsupported function in the DS26401 | |
A2 | H2RCS1 | HDLC #2 Receive Channel Select 1 | Unsupported function in the DS26401 | |
A3 | H2RCS2 | HDLC #2 Receive Channel Select 2 | Unsupported function in the DS26401 | |
A4 | H2RCS3 | HDLC #2 Receive Channel Select 3 | Unsupported function in the DS26401 | |
A5 | H2RCS4 | HDLC #2 Receive Channel Select 3 | Unsupported function in the DS26401 | |
A6 | H2RTSBS | HDLC #2 Receive Time Slot Bits/Sa Bits Select | Unsupported function in the DS26401 | |
A7 | H2TCS1 | HDLC #2 Transmit Channel Select 1 | Unsupported function in the DS26401 | |
A8 | H2TCS2 | HDLC #2 Transmit Channel Select 2 | Unsupported function in the DS26401 | |
A9 | H2TCS3 | HDLC #2 Transmit Channel Select 3 | Unsupported function in the DS26401 | |
AA | H2TCS4 | HDLC #2 Transmit Channel Select 4 | Unsupported function in the DS26401 | |
AB | H2TTSBS | HDLC #2 Transmit Time Slot Bits/Sa Bits Select | Unsupported function in the DS26401 | |
AC | H2RPBA | HDLC #2 Receive Packet bytes Available | Unsupported function in the DS26401 | |
AD | H2TF | HDLC #2 Transmit FIFO | Unsupported function in the DS26401 | |
AE | H2RF | HDLC #2 Receive FIFO | Unsupported function in the DS26401 | |
AF | H2TFBA | HDLC #2 Transmit FIFO Buffer Available | Unsupported function in the DS26401 |
DS2155 | COMMENTS | ||
ADDRESS | NAME | FUNCTION | |
DB | BAWC | BERT Alternating Word Count Rate | Consult DS26401 Data Sheet |
DC | BRP1 | BERT Repetitive Pattern Set Register 1 | Consult DS26401 Data Sheet |
DD | BRP2 | BERT Repetitive Pattern Set Register 2 | Consult DS26401 Data Sheet |
DE | BRP3 | BERT Repetitive Pattern Set Register 3 | Consult DS26401 Data Sheet |
DF | BRP4 | BERT Repetitive Pattern Set Register 4 | Consult DS26401 Data Sheet |
E0 | BC1 | BERT Control Register 1 | Consult DS26401 Data Sheet |
E1 | BC2 | BERT Control Register 2 | Consult DS26401 Data Sheet |
E2 | -- | Unused | Unused |
E3 | BBC1 | BERT Bit Count Register 1 | Consult DS26401 Data Sheet |
E4 | BBC2 | BERT Bit Count Register 2 | Consult DS26401 Data Sheet |
E5 | BBC3 | BERT Bit Count Register 3 | Consult DS26401 Data Sheet |
E6 | BBC4 | BERT Bit Count Register 4 | Consult DS26401 Data Sheet |
E7 | BEC1 | BERT Error Count Register 1 | Consult DS26401 Data Sheet |
E8 | BEC2 | BERT Error Count Register 2 | Consult DS26401 Data Sheet |
E9 | BEC3 | BERT Error Count Register 3 | Consult DS26401 Data Sheet |
EA | BIC | BERT Interface Control Register | Consult DS26401 Data Sheet |
EB | ERC | Error Rate Control Register | Consult DS26401 Data Sheet |
EC | NOE1 | Number-of-Errors 1 | Consult DS26401 Data Sheet |
ED | NOE2 | Number-of-Errors 3 | Consult DS26401 Data Sheet |
EE | NOEL1 | Number-of-Errors Left 1 | Consult DS26401 Data Sheet |
EF | NOEL2 | Number-of-Errors Left 2 | Consult DS26401 Data Sheet |
IBOMS1 | IBOMS0 | IBO Mode |
0 | 0 | IBO Mux Disabled |
0 | 1 | 4.096MHz (2 per) |
1 | 0 | 8.192MHz (4 per) |
1 | 1 | 16.384MHz (8 per) |
RBD1 | RBD0 | CONSECUTIVE MESSAGE BITS FOR BOC CLEAR IDENTIFICATION |
0 | 0 | 16 |
0 | 1 | 32 |
1 | 0 | 48 |
1 | 1 | 64 |
全部0条评论
快来发表一下你的评论吧 !