There are a number of DxDesigner translators that are accessible from a number of different sources as described in the following topics: • CADStar Schematic and Library Translator • OrCAD Schematic and Library Translator • PADS Logic Schematic and Library Translator • P-CAD Schematic and Library Translator • Altium (Protel) Schematic and Library Translator • EDIF Translation Tools (EDIF Translators - Overview) • Agilent Environments Translator • Design Architect Schematic Translator • Design Capture Schematic Translators Note Prerequisite: Before you execute any of the translators from (DxDesigner) 》 File 》 Export (except Design Architect and Design Capture), you should first create a new DxDesigner project as described in Project Creation in the DxDesigner User’s Guide. In addition to the schematic translators above that are used to translate a design between DxDesigner and another design tool, it is possible to output a netlist of a DxDesigner design for use by a simulator. A netlist is an ASCII file that identifies all the nets, busses, properties, and signals that are in your design. The design may be a single schematic or a complex design hierarchy. The netlist is the required input for simulation. DxDesigner provides the following netlister:
声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉
全部0条评论
快来发表一下你的评论吧 !