公司logo

华秋商城

1.8w內容 |  99w+浏览量  |  179粉丝

+关注

--- 产品详情 ---

具有输入存储的高速 CMOS 逻辑 8 位移位寄存器
Configuration Universal
Bits (#) 8
Technology Family HC
Supply voltage (Min) (V) 2
Supply voltage (Max) (V) 6
Input type Standard CMOS
Output type Push-Pull
Clock Frequency (MHz) 24
IOL (Max) (mA) 5.2
IOH (Max) (mA) -5.2
ICC (Max) (uA) 160
Features Balanced outputs, High speed (tpd 10-50ns), Positive input clamp diode
  • Buffered Inputs
  • Asynchronous Parallel Load
  • Fanout (Over Temperature Range)
    • Standard Outputs...10 LSTTL Loads
    • Bus Driver Outputs...15 LSTTL Loads
  • Wide Operating Temperature Range... –55°C to 125°C
  • Balanced Propagation Delay and Transition Times
  • Significant Power Reduction Compared to LSTTL Logic ICs
  • HC Types
    • 2V to 6V Operation
    • High Noise Immunity: NIL = 30%, NIH = 30% of VCC at VCC = 5V
  • HCT Types
    • 4.5V to 5.5V Operation
    • Direct LSTTL Input Logic Compatibility, VIL = 0.8V (Max), VIH = 2V (Min)
    • CMOS Input Compatibility, Il ≤ 1μA at VOL, VOH

Data sheet acquired from Harris Semiconductor

The ?HC597 and CD74HCT597 are high-speed silicon gate CMOS devices that are pin compatible with the LSTTL 597 devices. Each device consists of an 8-flip-flop input register and an 8-bit parallel-in/serial-in, serial-out shift register. Each register is controlled by its own clock. A "low" on the parallel load input (PL\) shifts parallel stored data asynchronously into the shift register. A "low" master input (MR\) clears the shift register. Serial input data can also be synchronously shifted through the shift register when PL\ is high.