×

Ultra-High-Speed Flash Microco

消耗积分:5 | 格式:rar | 大小:1733 | 2010-10-06

479809

分享资料个

The Ultra-High-Speed Flash Microcontroller User's Guide contains detailed information on features specific to Maxim's ultra-high-speed flash microcontrollers.
Maxim’s ultra-high-speed flash microcontroller is an 8051-compatible microcontroller that provides improved performance and power
consumption when compared to the original 8051 version. It retains instruction set and object code compatibility with the 8051, yet performs
the same operations in fewer clock cycles. Consequently, greater throughput is possible for the same crystal speed. As an alternative,
the device can be run at a reduced frequency to save power. The more efficient design allows a much slower crystal speed to
get the same results as an original 8051, using much less power.
The fundamental innovation of the ultra-high-speed flash microcontroller is the use of only one clock per instruction cycle compared
with 12 for the original 8051. This results in up to 12 times improvement in performance over the original 8051 architecture and up to
four times improvement over other Maxim high-speed microcontrollers. The device provides several peripherals and features in addition
to all of the standard features of an 80C32. These include 16kB/32kB/64kB of on-chip flash memory, 1kB of on-chip RAM, four 8-bit
I/O ports, three 16-bit timer/counters, two on-chip UARTs, dual data pointers, an on-chip watchdog timer, five levels of interrupt priority,
and a crystal multiplier. The device provides 256 bytes of RAM for variables and stack; 128 bytes can be reached using direct or indirect
addressing, or using indirect addressing only.
In addition to improved efficiency, it can operate at a maximum clock rate of 33MHz. Combined with the 12 times performance, this
allows for a maximum performance of 33 million instructions per second (MIPS). This level of computing power is comparable to many
16-bit processors, but without the added expense and complexity if implementing a 16-bit interface.
The device incorporates a power-management mode that allows the device to dynamically vary the internal clock speed from 1 clock
per cycle (default) to 1024 clocks per cycle. Because power consumption is directly proportional to clock speed, the device can reduce
its operating frequency during periods of little switchback. This greatly reduces power consumption. The switchback feature allows the
device to quickly return to highest speed operation upon receipt of an interrupt or serial port activity, allowing the device to respond to external events while in power-management mode.

声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉

评论(0)
发评论

下载排行榜

全部0条评论

快来发表一下你的评论吧 !