The ADAR2004-EVALZ evaluation board is designed for testing the performance of the ADAR2004. The ADAR2004 is a 10GHz to 40GHz 4-channel Rx Mixer with an integrated 4x multiplier on the LO input port and is designed for mmWave security imaging applications. All RF inputs are brought out to 2.92mm (K) coaxial connectors while the IF outputs are delivered using SMA connectors. On-board logic level translators convert between the external logic level and the on-chip level of 1.8V.
There is an Analog Devices System Demonstration Platform (SDP) connector which can be used in conjunction with an SDP controller board to manipulate the internal registers as well as cycle through the programmed modes of the two internal state machines.
The ADAR2004 has two integrated state machines, one for the LO Multiplier section and another for the Receiver section. The sequencers are configured through the SPI, and can be used to quickly cycle through pre-programmed states. These sequencers can be exercised in one of two ways:
Figure 1: ADAR2004-EVALZ Board
Figure 1 shows the ADAR2004-EVALZ evaluation board, with 8 RF connectors for the four receiver inputs, 1 RF connector for the LO input, and 8 SMA connectors for the four differential IF outputs. A single BNC connector is provided to apply the required 2.5V power supply. An SDP connector is also included to interface with a USB port on a Windows based PC. The ADAR2004-EVALZ board requires the use of an SDP-S or SDP-B board along with the ACE software to program the device. ACE is available for download at www.analog.com/ace The SDP control boards are not included with the evaluation board and must be purchased separately. These boards can be ordered through local Analog Devices distributors as well as from www.analog.com/sdp. The RF and digital interfaces for the ADAR2004-EVALZ are shown in Figure 2.
The ADAR2004-EVALZ board must be powered from an external power supply with a voltage level of 2.5V. This power supply must have a current capability of at least 1A.
There is an on-board LDO (U105) which generates the 1.8V required to safely drive the digital pins of the ADAR2004. This supply has an associated jumper, JP1, which can be used to enable and disable the 1.8V supply.
The ADAR2004-EVALZ board has 21 edge-mounted and 2 vertical RF connectors which are described in Table 1.
Table 1: RF Connectors
Connector(s) | Name(s) | Orientation | Series | Description |
---|---|---|---|---|
J1, J2 | RFIN1-, RFIN1+ | Edge-launch | 2.92mm (K) | Channel 1 Differential RF Input |
J3, J4 | RFIN2-, RFIN2+ | Edge-launch | 2.92mm (K) | Channel 2 Differential RF Input |
J5, J6 | RFIN3+, RFIN3- | Edge-launch | 2.92mm (K) | Channel 3 Differential RF Input |
J7, J8 | RFIN4+, RFIN4- | Edge-launch | 2.92mm (K) | Channel 4 Differential RF Input |
J9, J10 | IFOUT1+, IFOUT1- | Edge-launch | SMA | Channel 1 Differential IF Output |
J11, J12 | IFOUT1+, IFOUT1- | Edge-launch | SMA | Channel 1 Differential IF Output |
J13, J14 | IFOUT1+, IFOUT1- | Edge-launch | SMA | Channel 1 Differential IF Output |
J15, J16 | IFOUT1+, IFOUT1- | Edge-launch | SMA | Channel 1 Differential IF Output |
J17 | LOIN | Edge-launch | 2.92mm (K) | Single-ended LO Input |
J19 | MADV | Vertical | SMA | Multiplier Advance |
J20 | RxADV | Vertical | SMA | Receiver Advance |
J21, J22 | RF THRU-CAL | Edge-launch | 2.92mm (K) | Thru-cal |
J23, J24 | IF THRU-CAL | Edge-launch | SMA | Thru-cal |
Figure 2: ADAR2004-EVALZ Connections
The SDP board operates with logic levels of 3.3V, while the ADAR2004 requires logic levels of 1.8V. To protect the ADAR2004, level translators (U102, U103, U104) have been included between the SDP connector and the rest of the board. If digital signals are applied using any method below other than the SDP connector, the applied logic levels must be set to 1.8V. Violating this could stress the ADAR2004 beyond it’s designed limits and could result in permanent damage to the part. The level translator ICs have two separate supply voltages, one per side, which are used to set the logic level for that side of the translator. The SDP side voltage level is 3.3V and is taken directly from the SDP interface board. The ADAR2004 side voltage level is 1.8V and is taken from the on-board LDO, U105. To use this SDP interface, the 1.8V rail must be enabled using jumper JP1.
The ADAR2004-EVALZ board SPI interface is meant to be driven using the SDP connector, P101, however, test points are also provided as an alternative. The test points are labelled with the SPI signal names (SCLK, SDIO, CSB, SDO).
The test point signals are not routed through level translators to protect the ADAR2004 in case of an overvoltage scenario. Therefore, if these test points are used to drive the SPI, the input logic level must be set to 1.8V. This was done to provide a simple interface which isn’t limited in speed by the translator devices.
The ADAR2004-EVALZ board has multiple interfaces for driving the ADAR2004’s internal state machines. The SDP controller board can activate these lines both through the SPI interface, or through the GPIO pins on the SDP connector, P101. Test points are also provided as an alternative and are labelled with the signal names (MRST, RxRST, MADV, RxADV). The reset lines (MRST, RxRST) also have pushbuttons (S1, S2) that can be used to reset the sequencers by hand. The advance lines (MADV, RxADV) also have surface mount SMA connectors (J19, J20) to provide the highest speed interface for cycling through the sequencer states.
Only the signals in/out of the SDP connector are routed through the level translation circuitry. Therefore, if either the test points or SMA connectors are used to drive the sequencer control lines, the input logic level must be set to 1.8V.
Also, if the SMA connectors are used to drive the sequencers at high speed, it’s best practice to terminate the signal lines in 50Ω using resistors R114 and R115. By default, these resistors are not installed.
Figure 3: Typical ADAR2004-EVALZ setup for RF measurements
Figure 3 shows a typical test setup for RF measurements using a spectrum analyzer. Note that any loss in the test setup needs to be calibrated out for the most accurate measurements. The procedure for building this test setup is outlined below:
The loss of the test setup must be removed for accurate data to be taken. The included thru-cals have a trace that is twice the length of the RF input traces as well as a trace that is twice the length of the IF output traces. Both test coupons include two connectors, therefore, the approximate loss of the evaluation board’s RF input traces or IF output traces can be removed from the system by measuring the thru-cals and dividing the loss by two.
Any extra external components (balun, combiner, RF cabling, attenuator pads, etc.) should also be calibrated out of the system.
Figure 4: Access the ADAR2004 Plugin from ACE
Figure 5: ADAR2004 Main GUI Overview
The Multiplier block is designed to take a CW input between 2.5GHz to 10GHz and multiply the frequency by 4. This block also contains bandpass filters with a programmable corner frequency. To accomplish this, the Multiplier block has 3 parallel signal paths, each of which is designed to handle a portion of the total frequency band. To ensure that the highest quality signal is fed to the Receiver block, the correct multiplier band must be selected for the frequency of interest and the bandpass filter must be set to the appropriate corner for the frequency range of interest. See Table 2 for a breakdown of the multiplier bands with respect to frequency.
Table 2: Multiplier/Filter settings for optimal harmonic rejection
LO Input (GHz) | Internal LO (GHz) | Multiplier Band | BPF | MULT_EN_x Register Value |
---|---|---|---|---|
2.40 to 3.00 | 9.6 to 12 | Low Band Active (Mid and High Bands Ready) | LOW | 0xFA |
3.00 to 4.00 | 12 to 16 | Low Ban Active (Mid and High Bands Ready)d | HIGH | 0x7A |
4.00 to 5.00 | 16 to 20 | Mid Band Active (Low and High Bands Ready) | LOW | 0xEE |
5.00 to 6.25 | 20 to 25 | Mid Band Active (Low and High Bands Ready) | HIGH | 0x6E |
6.25 to 8.00 | 25 to 32 | High Band Active (Low and Mid Bands Ready) | LOW | 0xEB |
8.00 to 10.10 | 32 to 40.4 | High Band Active (Low and Mid Bands Ready) | HIGH | 0x6B |
Follow the below steps to configure the Multiplier block for an LO signal of 4.75GHz (mixer LO signal of 19GHz):
The Receiver block is designed to take a received signal from the 4 external antennae as well as an LO signal from the Multiplier block, amplify and convert the received signal to an IF using all four LNA/Mixer channels, and scale the output signal using four independently controlled IF amplifiers. To accomplish this, the Receiver block contains four Low Noise Amplifiers (LNAs), four active mixers, two stages of active LO splitters and four Variable Gain Amplifiers (VGAs). It should be noted that all four channels are intended to be operated together, but any combination of channels can be enabled at once.
Follow the below steps to configure the Receiver block to receive a signal at 19.1GHz and use the 19GHz signal from the Multiplier block to output an IF signal at 100MHz on all channels:
The two built-in state machines can be used to quickly change the operating state of the ADAR2004 without having to perform multiple fast SPI writes.
There are default modes already written to the control registers to facilitate easy testing of the ADAR2004’s functions, but the modes and states are fully configurable to allow for any valid conditions to be tested.
“Modes” refer to the configuration of the ADAR2004, while “States” refer to the order in which the modes will be cycled through when using the two state machines.
To view the current Mode or State settings, first go to a sequencer programming tab at the top of the screen the two sub-blocks are labelled “Multiplier Block” and “Rx Block”. Choose a view type from the “Current View” box. The top checkbox will show the settings for the Modes. The middle checkbox will show the settings for the States. The bottom checkbox will show the settings from the current configuration. With the sequencer disabled, the “manual” settings will be shown. These are loaded from the SPI mode registers (0x2B-0x2F) With the sequencer enabled, the settings from the current index in the state machine will be shown. See “VIEW TYPE” in Figure 6 and Figure 8.
Figure 6: Multiplier/Filter sequencer configuration page
To change any of the pre-programmed Multiplier/Filter Sequencer modes, follow the below steps:
Once the modes have been configured, they must be linked to the states for the sequencer to cycle through.
To change the order and/or depth of the state machine, follow the below steps:
Figure 7: Multiplier/Filter State machine pointer diagram
Figure 8: Receiver sequencer configuration page
To change any of the pre-programmed Receiver Sequencer modes, follow the below steps:
Once the modes have been configured, they must be linked to the states for the sequencer to cycle through.
To change the order and/or depth of the state machine, follow the below steps:
Figure 9: Receiver State machine pointer diagram
The Multiplier/Filter and Receiver sequencers must be enabled before they can control the configuration of the associated ADAR2004 blocks. To enable the state machines, the checkboxes in the “STATE MACHINE CONTROL” section of the main page must be checked. See Figure 5. These checkboxes are also available in the “STATE MACHINE CONTROL” sections of the individual sequencer tabs. See Figure 6 and Figure 8.
When the state machines are enabled, the lights at the top of the control box will show in green. Also, the top-left section of each sequencer block on the main page will change to show that the state machine is controlling the block, rather than the SPI.
Once the state machines are enabled, the latching style must be selected. By default, when a pin is pulsed, the upcoming state is loaded into memory on the rising edge of the pulse and is latched out to the individual blocks as quickly as possible. This is necessary to allow direct SPI control of the blocks, but may require special consideration for timing. See the datasheet for details. If latching is enabled, the commands aren't sent out to the blocks until the falling edge of the pulse. This helps to align all the chip changes so that they happen at once.
Because the latch is the last check before the data is sent to the various internal blocks, when using the ADAR2004 in “manual” or SPI mode, the latching must be disabled for both sequencers. If this isn’t done, the blocks will never receive the new instructions unless the external sequencer pins are pulsed. This would be uncommon since the sequencers are disabled in this mode of operation.
When the sequencers are enabled, the state machine pointers can be moved using the buttons at the bottom of the State Machine Control section. The labelled MADV, MRST, RxADV, RxRST will directly pulse the associated pin on the ADAR2004. If necessary, it’s possible to advance or reset both sequencers simultaneously by using the respectively labelled buttons.
When enabled, the State Machine Control section will also reflect the current State and Mode for each sequencer.
The ADAR2004 has an 8 bit on-chip ADC which can be used to measure internal temperature. Follow the below steps to enable the ADC for reading:
声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉
全部0条评论
快来发表一下你的评论吧 !