D 类音频功放芯片输出级电路的设计 刘伟,邹月娴,黄令华 (北京大学深圳研究生院 集成微系统科学工程与应用国家级重点实验室 深圳518055) 摘要: 在D 类功放中,输出功率管有比较大的容性负载,会严重影响芯片的输出效能,本文基于Winbond0.5μCMOS 工艺设计了一种适用于D 类音频功放的驱动电路,在前置驱动级加入时钟控制信号,实现逻辑控制功能;合理设置功率管输出的死区时间,避免了功率管的同时导通,提升了电路的工作效率、改善了总谐波失真(THD)和毛刺电压。 关键词:D 类音频功放;输出级;功率管;桥接负载 Design output stage for ClassD audio amplifier chip LIU-Wei, ZOU Yue-xian, HUANG Ling-hua (Shenzhen Graduate School of Peking University, Key Laboratory of Integrated Microsystems, Guangdong Shenzhen 518055, China) Abstract: In ClassD audio power amplifier, there is a large parasitic capacitor with output power mosfets, which will seriously affect the performance of the chip. Based on the process of Winbond05u CMOS, this paper presents a driver circuit for the ClassD audio power amplifier. In the predriver stage, the clock signal is added to achieve the function of control logic. The proper deadtime is set to avoid the power mosfets(NMOS&PMOS) conduction at the same time, it will increase the efficiency of the circuit, with the improvement of the THD (Total Harmonic Distortion)and voltage spike. Key: ClassD audio power amplifier;output level;power mosfets;BTL.