×

基于时钟恢复系统中的锁相环电路的设计

消耗积分:0 | 格式:rar | 大小:146 | 2009-06-01

分享资料个

本文主要设计了基于相位控制技术的时钟恢复系统的PLL 锁相环路。分别对各单元
电路结构——鉴频鉴相器、电荷泵、环路滤波器、压控振荡器、分频器进行设计。采用2.5V,0.25μm First Silicon CMOS 工艺来实现,并在SPICE 平台下进行仿真。仿真结果表明,该PLL 环路的锁定时间仅为2.4us,并且输出的频谱呈现出较高的纯度,具有高速、低噪声的特点。
关键词:锁相环;电荷泵;噪声

The Design of PLL Circuits Based on Clock Recovery System YIN Wei1,2,ZHANG Hong-nan1, HUANG Ya-you1,ZENG Yun1 (1. College of Physics and Microelectronics Science, Hunan Univ.,Changsha,Hunan 410082, China; 2. Electron engineering department, Hunan Yueyang professional technology college,Yueyang,Hunan 414000,China) Abstract: In this paper, a PLL circuits based on clock recovery system which based on phase controlled technology is studied. All units were designed by the following orders——PFD、charge
pump、LPF、VCO and frequency divider. All the design is fabricated in a 2.5V, 0.25μm first silicon CMOS process. The simulation results show that the acquisition time is only 2.4us, and the outputs frequency spectrum presents a higher purity. So the PLL circuits have the characteristic of high-speed and low-noise.
Key words: PLL; Charge Pump; noise figure

声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉

评论(0)
发评论

下载排行榜

全部0条评论

快来发表一下你的评论吧 !