This document presents the steps to setup an environment for using the EVAL-AD5443SDZ evaluation board together with the Xilinx KC705 FPGA board and the Xilinx Embedded Development Kit (EDK). Below is presented a picture of the EVAL-AD5443SDZ Evaluation Board with the Xilinx KC705 board.
For component evaluation and performance purposes, as opposed to quick prototyping, the user is directed to use the part evaluation setup. This consists of:
The SDP-B controller board is part of Analog Devices System Demonstration Platform (SDP). It provides a high speed USB 2.0 connection from the PC to the component evaluation board. The PC runs the evaluation software. Each evaluation board, which is an SDP compatible daughter board, includes the necessary installation file required for performance testing.
Note: it is expected that the analog performance on the two platforms may differ.
Below is presented a picture of SDP-B Controller Board with the EVAL-AD5443SDZ Evaluation Board.
The AD5443 is a CMOS12-bit current output digital-to-analog converters (DACs), respectively. These devices operate from a 3 V to 5.5 V power supply, making them suitable for battery-powered applications and many other applications.
The EVAL-AD5443 evaluation board is designed to help customers quickly prototype new AD5443 circuits and reduce design time.
The first objective is to ensure that you have all of the items needed and to install the software tools so that you are ready to create and run the evaluation project.
Before connecting the ADI evaluation board to the Xilinx KC705 make sure that the VADJ_FPGA voltage of the KC705 is set to 3.3V. For more details on how to change the setting for VADJ_FPGA visit the Xilinx KC705 product page.
To power on the EVAL-AD5443 evaluation board, you need to apply ±12V differential voltage to J6 connector on the board.
The following commands were implemented in this version of EVAL-AD5443 reference project for Xilinx KC705 FPGA board.
Command | Description |
---|---|
help? | Displays all available commands. |
load= | Loads selected DAC input register with a given value. Accepted values: channel: 0 - select DAC A input register. 1 - select DAC B input register. value: 0 .. 4095 - value to be written in register. |
loadAndUpdate= | Loads and updates the selected DAC with a given value. Accepted values: channel: 0 - select DAC A. 1 - select DAC B. value: 0 .. 4095 - value to be written in register. |
readback? | Reads from the selected DAC register. Accepted values: channel: 0 - read from DAC A. 1 - read from DAC B. |
clearToZero! | Clears both DAC outputs to zero scale. |
clearToMid! | Clears both DAC outputs to midscale. |
ldacPin= | Sets the output value of LDAC pin. Accepted values: 0 - sets LDAC pin low.(default) 1 - sets LDAC pin high. |
ldacPin? | Displays the value of LDAC pin. |
clrPin= | Sets the output value of CLR pin. Accepted values: |
clrPin? | Displays the value of CLR pin. |
Commands can be executed using a serial terminal connected to the UART peripheral of Xilinx KC705 FPGA.
The following image shows a generic list of commands in a serial terminal connected to Xilinx KC705 FPGA's UART peripheral.
The hardware platform for each reference projects with FMC-SDP interposer and KC705 evaluation board is common. The next steps should be followed to recreate the software project of the reference design:
声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉
全部0条评论
快来发表一下你的评论吧 !