32位/33M 从模式(target)PCI接口参考设计,Lattice提供。由于PCI时序较复杂,此设计仅能供参考
The evolution of digital systems over the past two decades has placed new requirements on system designers.
They now need to design interfaces that are both high performance and compatible with other vendors’ systems. At
the same, time they need to meet immense time-to-market demands. The compatibility issue has been resolved by
designing systems with bus interfaces that are standards in the industry such as ISA, EISA, VESA and Micro Channel.
As performance became an ever more important factor, a new interface standard called PCI (Peripheral Component
Interconnect) was developed to meet the new requirements of today’s digital computer systems. PCI’s top
features include a well-documented standard supported by a special interest group and the performance of a
33MHz, 32-bit version of the specification reaching 132Mbytes per second at its peak transfer rate. This document
is a reference design solution for a 33MHz, 32-bit PCI target for ispMACH™ devices. It is designed to provide users
with a starting point for designing a PCI target into a Lattice CPLD.
声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉
全部1条评论
快来发表一下你的评论吧 !