Prakash Rashinkar has over 15 years experience in system design and verification
of embedded systems for communication satellites, launch vehicles and spacecraft
ground systems, high-performance computing, switching, multimedia, and wireless
applications. Prakash graduated with an MSEE from Regional Engineering College,
Warangal, in India. He lead the team that was responsible for delivering the
methodologies for SOC verification at Cadence Design Systems. Prakash is an
active member of the VSIA Functional Verification DWG. He is currently Architect
in the Vertical Markets and Design Environments Group at Cadence.
Peter Paterson has over 20 years experience in ASIC and computer systems design.
Peter graduated with a BSEE from Robert Gordon’s University in Scotland. He
lead the teams that produced the first “mainframe-on-a-chip” (SCAMP) and single
chip GaAs processor while at Unisys Corporation. These devices were early precursors
to today’s SOC devices. While at Cadence, he architected the platformbased
SOC design methodology delivered to Scottish Enterprise as part of the
ALBA project. Peter is an active member of the VSIA Functional Verification
DWG. He is currently Director of ASIC Development at Vixel Corporation.
Leena Singh has over nine years experience in ASIC design and verification for
multimedia, wireless, and process control applications. Leena graduated with a
BSEE from Punjab University, Chandigarh, in India. She was a member of the
methodology development for SOC verification at Cadence. She is currently Principal
Design Engineer, of Cadence’s Vertical Markets and Design Environments.
声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉
全部0条评论
快来发表一下你的评论吧 !