IC设计技术中的IP核互连:随着IC 设计复杂度的不断提高,在SoC 中集成的IP 核越来越多,基于片上总线的SOC 设计技术解决了大规模集成电路的设计难点,但是片上总线的应用带来了可扩展性差、平均通信效率低等问题。近几年来,将英特网络中分层互连的思想引入到SOC 设计中IP 核的互连上来,提出了全新的集成电路体系结构片上网络(NOC),NOC 从多处理体系结构、消除时钟树以节省资源、实现并行通信等几个方面,展示了优于总线结构的本质和特性,成功地解决了SOC 设计中存在的问题。
关键词:集成电路;IP;片上系统;片上总线;片上网络
Abstract:With the improvement of complexity in IC design,IP reuse has become one of
the main solution in SOC design. SOC design technology based on bus has some
disadvantages,such as poor scalability and lower communication efficiency,etc. In recent
years, a new architecture NOC is proposed, in which bus interconnection for chip is replaced
by computer network interconncetion. And it will overcome the disadvantages of SOC design
thoroughly and become a mainstream design technology for the next generation intergrated
circuit.
Key Words:IC;IP;SOC;Bus on chip; Network on chip
声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉
全部0条评论
快来发表一下你的评论吧 !