×

pca9515a pdf datasheet (I2C-bu

消耗积分:5 | 格式:rar | 大小:666 | 2008-10-09

分享资料个

DESCRIPTION
The PCA9515A is a CMOS integrated circuit intended for application
in I2C and SMBus systems.
While retaining all the operating modes and features of the I2C
system it permits extension of the I2C-bus by buffering both the data
(SDA) and the clock (SCL) lines, thus enabling two buses of 400 pF.
The I2C-bus capacitance limit of 400 pF restricts the number of
devices and bus length. Using the PCA9515A enables the system
designer to isolate two halves of a bus, thus more devices or longer
length can be accommodated. It can also be used to run two buses,
one at 5 V and the other at 3.3 V or a 400 kHz and 100 kHz bus,
where the 100 kHz bus is isolated when 400 kHz operation of the
other is required.
Two or more PCA9515As cannot be put in series. The PCA9515A
design does not allow this configuration. Since there is no direction
pin, slightly different “legal” low voltage levels are used to avoid
lock-up conditions between the input and the output. A “regular
LOW” applied at the input of a PCA9515A will be propagated as a
“buffered LOW” with a slightly higher value. When this “buffered
LOW” is applied to another PCA9515A, PCA9516A, or PCA9518 in
series, the second PCA9515A, PCA9516A, or PCA9518 will not
recognize it as a “regular LOW” and will not propagate it as a
“buffered LOW” again. The PCA9510/9511/9513/9514 and
PCA9512 cannot be used in series with the PCA9515A, PCA9516A,
or PCA9518 but can be used in series with themselves since they
use shifting instead of static offsets to avoid lock-up conditions.

声明:本文内容及配图由入驻作者撰写或者入驻合作网站授权转载。文章观点仅代表作者本人,不代表电子发烧友网立场。文章及其配图仅供工程师学习之用,如有内容侵权或者其他违规问题,请联系本站处理。 举报投诉

评论(0)
发评论

下载排行榜

全部0条评论

快来发表一下你的评论吧 !